Article
Version 1
Preserved in Portico This version is not peer-reviewed
Linearization Technique of Low Power Opamps in CMOS FD-SOI Technologies
Version 1
: Received: 14 June 2021 / Approved: 16 June 2021 / Online: 16 June 2021 (10:20:52 CEST)
A peer-reviewed article of this Preprint also exists.
Kuzmicz, W. Linearization Technique of Low Power Opamps in CMOS FD-SOI Technologies. Electronics 2021, 10, 1800. Kuzmicz, W. Linearization Technique of Low Power Opamps in CMOS FD-SOI Technologies. Electronics 2021, 10, 1800.
Abstract
Negative feedback to the back gate of MOS devices available in FD-SOI technologies can be used to improve linearity of operational amplifiers. Two operational amplifiers designed and fabricated in a 22nm FD-SOI technology illustrate this technique, its advantages and limitations.
Keywords
CMOS analog integrated circuit; FD-SOI; feedback; linearity; operational amplifier
Subject
Engineering, Electrical and Electronic Engineering
Copyright: This is an open access article distributed under the Creative Commons Attribution License which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.
Comments (0)
We encourage comments and feedback from a broad range of readers. See criteria for comments and our Diversity statement.
Leave a public commentSend a private comment to the author(s)
* All users must log in before leaving a comment